

# 1-Mbit (128K x 8) Static RAM

#### **Features**

- Pin- and function-compatible with CY7C1019CV33
- · High speed
  - $t_{AA} = 10 \text{ ns}$
- · Low Active Power
  - $I_{CC} = 60 \text{ mA} @ 10 \text{ ns}$
- · Low CMOS Standby Power
  - $I_{SB2} = 3 \text{ mA}$
- 2.0V Data retention
- Automatic power-down when deselected
- CMOS for optimum speed/power
- Center power/ground pinout
- Easy memory expansion with CE and OE options
- Available in Pb-free 32-pin 400-Mil wide Molded SOJ, 32-pin TSOP II and 48-ball VFBGA packages

### Functional Description<sup>[1]</sup>

The CY7C1019DV33 is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and three-state drivers. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

<u>Writing</u> to the device is <u>accomplished</u> by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>16</sub>).

Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (I/O $_0$  through I/O $_7$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY7C1019DV33 is available in Pb-free 32-pin 400-Mil wide Molded SOJ, 32-pin TSOP II and 48-ball VFBGA packages.



#### Note

1. For guidelines on SRAM system design, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com



#### **Selection Guide**

|                           | -10 (Industrial) | Unit |
|---------------------------|------------------|------|
| Maximum Access Time       | 10               | ns   |
| Maximum Operating Current | 60               | mA   |
| Maximum Standby Current   | 3                | mA   |

## Pin Configurations<sup>[2]</sup>





#### Note

<sup>2.</sup> NC pins are not connected on the die.



### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .......-65°C to +150°C Ambient Temperature with Power Applied ......-55°C to +125°C Supply Voltage on  $V_{CC}$  to Relative  ${\rm GND}^{[3]}$  ...  $-0.3{\rm V}$  to  $+4.6{\rm V}$  DC Voltage Applied to Outputs in High-Z State  $^{[3]}$  ......-0.3V to  $V_{CC}$  + 0.3V

| DC Input Voltage <sup>[3]</sup> 0.3V to V <sub>CC</sub> | + 0.3V  |
|---------------------------------------------------------|---------|
| Current into Outputs (LOW)                              | 20 mA   |
| Static Discharge Voltage (per MIL-STD-883, Method 3015) | > 2001V |
| Latch-up Current>                                       | 200 mA  |

### **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>CC</sub> | Speed |
|------------|------------------------|-----------------|-------|
| Industrial | –40°C to +85°C         | $3.3V \pm 0.3V$ | 10 ns |

#### **Electrical Characteristics** Over the Operating Range

| Daramatar        | Deceriation                                    | Toot Conditions                                                                                          |       | -10 ( | 1111                  |    |
|------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------|-------|-----------------------|----|
| Parameter        | Description                                    | Test Conditions                                                                                          | Min.  | Max.  | Unit                  |    |
| V <sub>OH</sub>  | Output HIGH Voltage                            | $V_{CC}$ = Min., $I_{OH}$ = -4.0 mA                                                                      |       | 2.4   |                       | V  |
| V <sub>OL</sub>  | Output LOW Voltage                             | $V_{CC} = Min., I_{OL} = 8.0 \text{ mA}$                                                                 |       |       | 0.4                   | V  |
| V <sub>IH</sub>  | Input HIGH Voltage                             |                                                                                                          |       | 2.0   | V <sub>CC</sub> + 0.3 | V  |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[3]</sup>               |                                                                                                          |       |       |                       | V  |
| I <sub>IX</sub>  | Input Leakage Current                          | $GND \le V_1 \le V_{CC}$                                                                                 | -1    | +1    | μА                    |    |
| l <sub>OZ</sub>  | Output Leakage Current                         | $GND \le V_1 \le V_{CC}$ , Output Disab                                                                  | led   | -1    | +1                    | μА |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply Current       | $V_{CC} = Max.,$ 100N                                                                                    |       |       | 60                    | mA |
|                  |                                                | $I_{OUT} = 0 \text{ mA},$<br>$f = f_{MAX} = 1/t_{RC}$                                                    | 83MHz |       | 55                    | mA |
|                  |                                                | I WAX WRC                                                                                                | 66MHz |       | 45                    | mA |
|                  |                                                |                                                                                                          | 40MHz |       | 30                    | mA |
| I <sub>SB1</sub> | Automatic CE Power-down<br>Current—TTL Inputs  | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ |       |       | 10                    | mA |
| I <sub>SB2</sub> | Automatic CE Power-down<br>Current—CMOS Inputs |                                                                                                          |       | 3     | mA                    |    |

#### Note

<sup>3.</sup>  $V_{IL}$  (min.) = -2.0V and  $V_{IH}$ (max) =  $V_{CC}$  + 1V for pulse durations of less than 5 ns.



### Capacitance<sup>[4]</sup>

| Parameter        | Description Test Conditions |                                                    | Max. | Unit |
|------------------|-----------------------------|----------------------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance           | $T_A = 25^{\circ}C$ , $f = 1$ MHz, $V_{CC} = 3.3V$ | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance          |                                                    | 8    | pF   |

#### Thermal Resistance<sup>[4]</sup>

| Parameter         | Description                           | Description Test Conditions |       | TSOP II | VFBGA | Unit |
|-------------------|---------------------------------------|-----------------------------|-------|---------|-------|------|
| $\Theta_{JA}$     |                                       | , ,                         |       | 62.22   | 36    | °C/W |
| $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case) |                             | 38.14 | 21.43   | 9     | °C/W |

#### AC Test Loads and Waveforms<sup>[5]</sup>





- Tested initially and after any design or process changes that may affect these parameters.
   AC characteristics (except High-Z) are tested using the load conditions shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c).



### Switching Characteristics Over the Operating Range [6]

| Davamatar                         | De a suinti au                                | –10 (In  | dustrial) | 1111 |
|-----------------------------------|-----------------------------------------------|----------|-----------|------|
| Parameter                         | Description                                   | Min.     | Max.      | Unit |
| Read Cycle                        |                                               | 1        |           |      |
| t <sub>power</sub> <sup>[7]</sup> | V <sub>CC</sub> (typical) to the first access | 100      |           | μS   |
| t <sub>RC</sub>                   | Read Cycle Time                               | 10       |           | ns   |
| t <sub>AA</sub>                   | Address to Data Valid                         |          | 10        | ns   |
| t <sub>OHA</sub>                  | Data Hold from Address Change                 | 3        |           | ns   |
| t <sub>ACE</sub>                  | CE LOW to Data Valid                          |          | 10        | ns   |
| t <sub>DOE</sub>                  | OE LOW to Data Valid                          |          | 5         | ns   |
| t <sub>LZOE</sub>                 | OE LOW to Low Z                               | 0        |           | ns   |
| t <sub>HZOE</sub>                 | OE HIGH to High Z <sup>[8, 9]</sup>           |          | 5         | ns   |
| t <sub>LZCE</sub>                 | CE LOW to Low Z <sup>[9]</sup>                | 3        |           | ns   |
| t <sub>HZCE</sub>                 | CE HIGH to High Z <sup>[8, 9]</sup>           |          | 5         | ns   |
| t <sub>PU</sub> <sup>[10]</sup>   | CE LOW to Power-Up                            | 0        |           | ns   |
| t <sub>PD</sub> <sup>[10]</sup>   | CE HIGH to Power-Down                         |          | 10        | ns   |
| Write Cycle <sup>[11</sup>        | 1, 12]                                        | <u> </u> |           | •    |
| t <sub>WC</sub>                   | Write Cycle Time                              | 10       |           | ns   |
| t <sub>SCE</sub>                  | CE LOW to Write End                           | 8        |           | ns   |
| t <sub>AW</sub>                   | Address Set-Up to Write End                   | 8        |           | ns   |
| t <sub>HA</sub>                   | Address Hold from Write End                   | 0        |           | ns   |
| t <sub>SA</sub>                   | Address Set-Up to Write Start                 | 0        |           | ns   |
| t <sub>PWE</sub>                  | WE Pulse Width                                | 7        |           | ns   |
| t <sub>SD</sub>                   | Data Set-Up to Write End                      | 5        |           | ns   |
| t <sub>HD</sub>                   | Data Hold from Write End                      | 0        |           | ns   |
| t <sub>LZWE</sub>                 | WE HIGH to Low Z <sup>[9]</sup>               | 3        |           | ns   |
| t <sub>HZWE</sub>                 | WE LOW to High Z <sup>[8, 9]</sup>            |          | 5         | ns   |

- Notes
   Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V.
   tpOWER gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed
   t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (c) of AC Test Loads. Transition is measured when the outputs enter a high impedance state.
   At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
   This parameter is guaranteed by design and is not tested.
   The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. CE and WE must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.
   The minimum write cycle time for Write Cycle no. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



### Data Retention Characteristics (Over the Operating Range)

| Parameter                      | Description                          | Conditions                                                                                                           | Min.            | Max. | Unit |
|--------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------|------|------|
| $V_{DR}$                       | V <sub>CC</sub> for Data Retention   |                                                                                                                      | 2.0             |      | V    |
| I <sub>CCDR</sub>              | Data Retention Current               | $V_{CC} = V_{DR} = 2.0V, \overline{CE} \ge V_{CC} - 0.3V,$<br>$V_{IN} \ge V_{CC} - 0.3V \text{ or } V_{IN} \le 0.3V$ |                 | 3    | mA   |
| t <sub>CDR</sub> [4]           | Chip Deselect to Data Retention Time |                                                                                                                      | 0               |      | ns   |
| t <sub>R</sub> <sup>[13]</sup> | Operation Recovery Time              |                                                                                                                      | t <sub>RC</sub> |      | ns   |

#### **Data Retention Waveform**



#### **Switching Waveforms**

Read Cycle No. 1 (Address Transition Controlled)<sup>[14, 15]</sup>



#### Read Cycle No. 2 (OE Controlled)[15, 16]



- 13. Full device operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min.)} \ge 50 \,\mu s$  or stable at  $V_{CC(min.)} \ge 50 \,\mu s$ . 14. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ .
- 15. WE is HIGH for Read cycle.
- 16. Address valid prior to or coincident with  $\overline{\text{CE}}$  transition LOW.



## Switching Waveforms (continued)

Write Cycle No. 1 (CE Controlled)[17, 18]



Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[17, 18]



- Notes

  17. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ .

  18. If  $\overline{CE}$  goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.

  19. During this period the I/Os are in the output state and input signals should not be applied.



## Switching Waveforms (continued)

Write Cycle No. 3 (WE Controlled, OE LOW)[12, 18]



#### **Truth Table**

| CE | OE | WE | I/O <sub>0</sub> -I/O <sub>7</sub> | Mode                       | Power                      |
|----|----|----|------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | High Z                             | Power-Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | Data Out                           | Read                       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Data In                            | Write                      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High Z                             | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

## **Ordering Information**

| Speed (ns) | Ordering Code Package Diagran |          | Package Type                          | Operating<br>Range |
|------------|-------------------------------|----------|---------------------------------------|--------------------|
| 10         | CY7C1019DV33-10VXI            | 51-85033 | 32-pin (400-Mil) Molded SOJ (Pb-free) | Industrial         |
|            | CY7C1019DV33-10ZSXI           | 51-85095 | 32-pin TSOP Type II (Pb-free)         |                    |
|            | CY7C1019DV33-10BVXI           | 51-85150 | 48-ball VFBGA (Pb-free)               |                    |

Please contact your local Cypress sales representative for availability of these parts.



### **Package Diagrams**

Figure 1. 32-pin (400-Mil) Molded SOJ (51-85033)



Figure 2. 32-pin Thin Small Outline Package Type II (51-85095)





#### Package Diagrams (continued)

#### Figure 3. 48-ball VFBGA (6 x 8 x 1 mm) (51-85150)



All product and company names mentioned in this document are the trademarks of their respective holders.



## **Document History Page**

|      | Document Title: CY7C1019DV33, 1-Mbit (128K x 8) Static RAM Document Number: 38-05481 |            |                    |                                                                                                                                                                                                                                                                                                                                                             |  |
|------|--------------------------------------------------------------------------------------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| REV. | ECN NO.                                                                              | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                       |  |
| **   | 201560                                                                               | See ECN    | SWI                | Advance Information data sheet for C9 IPP                                                                                                                                                                                                                                                                                                                   |  |
| *A   | 233750                                                                               | See ECN    | RKF                | DC parameters modified as per EROS (Spec # 01-02165 Rev *A) Pb-free Offering in Ordering Information                                                                                                                                                                                                                                                        |  |
| *B   | 262950                                                                               | See ECN    | RKF                | Added Data Retention Characteristics table Added T <sub>power</sub> Spec in Switching Characteristics table Shaded Ordering Information                                                                                                                                                                                                                     |  |
| *C   | 307598                                                                               | See ECN    | RKF                | Reduced Speed bins to -8 and -10 ns                                                                                                                                                                                                                                                                                                                         |  |
| *D   | 520652                                                                               | See ECN    | VKN                | Converted from Preliminary to Final Removed Commercial Operating range Removed 8 ns speed bin Added I <sub>CC</sub> values for the frequencies 83MHz, 66MHz and 40MHz Added 48-ball VFBGA package Updated Thermal Resistance table Updated Ordering Information table Changed Overshoot spec from V <sub>CC</sub> +2V to V <sub>CC</sub> +1V in footnote #3 |  |